- 非IC关键词
深圳市广辉电子有限公司
- 卖家积分:
营业执照:未审核经营模式:所在地区:广东 深圳企业网站:
http://www.liveic.cn
收藏本公司 人气:4161508
企业档案
- 相关证件:
- 会员类型:
- 会员年限:17年
- 阿库IM:
- 地址:深圳市深南东路金城大厦3-10-A//柜台:深圳市华强北路新华强电子世界Q3B026室
- 传真:0755-82534577
- E-mail:659974144@qq.com
产品分类
集成电路(IC)(5)
电源IC(217)
半导体存储器(20)
二极管(146)
三极管(109)
场效应管MOSFET(205)
可控硅IGBT(58)
单片机(14)
电容器(132)
电阻器(67)
电感器(113)
电位器(75)
电源/稳压器(260)
石英晶体器件(15)
声表面器件(28)
连接器/接插件(93)
开关(255)
传感器(559)
保险丝(50)
普通电池/蓄电池/动力电池(1)
变压器(333)
变送器(4)
继电器(1212)
逆变器(3)
放大器(97)
电声元件(32)
天线(2)
光电子/光纤/激光(88)
LED(10)
PLC/可编程控制器(1)
编码器(1)
安防监控器材(3)
IT/电子产品成套件(1)
电子测量仪器(4)
电子产品制造设备(1)
仪器/仪表(67)
五金/工具(5)
其他未分类(506)
相关产品
产品信息
SAE-J1850通信协议的一致性汽车局域网传输控制器M6636B/MSM6636B
MSM6636
SAE-J1850 Communication Protocol Conformity Transmission Controller for Automo-
tive LAN
GENERAL DESCRIPTION
The MSM6636 is a transmission controller for automotive LAN based on data communication
protocol SAE-J1850. This LSI can realize a data bus topology bus LAN system with a PWM bit
encoding method (41.6 K bps). In addition to a protocol control circuit, MSM6636 has an enclosed
quartz oscillation circuit, host CPU interface (clock synchronous serial / UART), a transmit/
receive buffer, and a bus receiver circuit that decreases the burden on the host CPU.
FEATURES
• Based on SAE-J1850 CLASS B DATA COMMUNICATION NETWORK INTERFACE (issued
August 12, 1991)
• CSMA/CD (Carrier-sense multiple access with collision detection)
• Internal transmit buffer (1 frame) and receive buffer (2 frames)
• Bit encoding: PWM (Pulse Width Modulation)
• Transmission Speed: 41.6K bps
• Multi-address setting with physical addressing: 1 type / functional addressing: 15 types
• Address filter function by multi-addressing (broadcasting possible)
• Automatic retransmission function by arbitration loss and non ACK
• 3 types of in-frame response support:
q Single-byte response from a single recipient
w Multi-byte response from a single recipient (with CRC code)
e Single-byte response from multiple recipients (ID response as ACK)
• Error detection by cyclic redundancy check (CRC)
• Various communication error detections
• Dual-wire bus abnormality detection by internal bus receiver and fault tolerance function
• Host CPU interface is LSB first / serial, 4 modes supported
q Clock synchronous serial (no parity)
Normal mode: 8-bit data
MPC Mode: 8-bit data + MPC bit (1: address / 0: data select bit)
w UART (yes/no parity selectable)
Normal mode: 1 start bit + 8-bit data + (parity) + 1 stop bit
MPC mode: 1 start bit + 8-bit data + MPC bit + (parity) + 1 stop bit
• Sleep Function
Low current consumption mode by oscillation stop (IDS Max < 50µA)
SLEEP / WAKE UP control from host CPU, WAKE UP via LAN bus
• Available package 18pin DIP, 18 pin QFJ (PLCC) and 24pin SOP.
框图:
脚位:
典型应用: